
ASIC RTL Design
(multiple roles)
Does making the next extraordinary technology product excite you? Imagine what you could do here. We bring passion and dedication to our job and when you are a part of our team there's no telling what you could accomplish. At Elastics.cloud, new ideas have a way of becoming excellent products, services, and customer experiences very quickly. Elastics.cloud is leading semiconductor company in the silicon valley, the charge in high performance computing with state of the ART SOC's announced with each of its revolutionary new product offerings.
At the core of all Elastics’ SOC's, is an on-chip system interconnect bus that supplies the SOC agents with their requested load and store data from on chip and off chip memories. With every generation the max bandwidth, lowest latency, lowest area, and lowest power requirements are more stringent and require complex planning in order to achieve on Elastics.cloud’s schedules. Be part of the team building the architecture and design for the on-chip system interconnect bus for next generation Elastics’ SOC's.
KEY QUALIFICATIONS
RTL Logic Design in multi-million gate ASICs with Verilog or System Verilog.
Hands on experience in all aspects of the ASIC development process with proficiency in front-end tools and methodologies
Experience in writing specifications.
Experience with multiple clock domains and asynchronous interfaces
Experience or knowledge of system architecture, CPU & IP integration, power and clock domains
Ability to communicate effectively across many internal groups
Familiarity with software and operating systems concepts
Expertise in:
Computer Architecture concepts
SoC system bus/fabric/interconnect design
Memory controller design
Integrate IP/sub-system
Expertise in Verilog is a must, System Verilog is a plus
Should have knowledge of AMBA protocols - AXI, AHB, APB and other Management interfaces.
Networking packet based bus protocols
Timing closure at high frequencies is a plus
Familiarity with scripting languages such as Perl, Python
Self-starter and highly motivated
DESCRIPTION
As a member of the SoC Design team, you will be responsible for the following: Microarchitecture and design high-performance (low-latency, high-bandwidth, high-frequency), low-power on-chip fabric/interconnect and fabric components Analyze and configure fabric components to meet topology, bandwidth and latency needs of SoC Integrate fabric components at SoC level and sub-system level, including instantiation, connectivity, perform structural checks (such as Lint, CDC)) Synthesis and timing closure Power analysis of design components (using industry standard tools) Optimize design components for power and performance Develop and maintain methodology/flows/checks for designs Work with multi-disciplinary groups to deliver designs on time with the highest quality
EDUCATION & EXPERIENCE
Bachelor's or Master's in EE/CS with 5-10 years’ experience is required
Job Location: San Jose and Worldwide
Job Type: Permanent Must be a team player to work with senior hardware and software architects
Elastics provide
Excellent positive environment to expand your skillset and learn the next cutting edge technology development while having fun at the job
401K, PTO, Health insurance and Stock options
Very flat organization and friendly environment
LOCATIONS
Silicon Valley
Canada
India